```
@INPROCEEDINGS{4286841,
author={Billo, E. and Azevedo, R. and Araujo, G. and Centoducatte,
P. and Netto, E.W.},
journal={18th Symposium on Integrated Circuits and Systems Design},
title={Design of a Decompressor Engine on a SPARC Processor},
year={2005},
month={sep.},
volume={},
number={},
pages={110 -114},
abstract={Code compression, initially conceived as an effective
technique to reduce code size in embedded systems, today also brings
advantages in terms of performance and energy consumption, due to an
increase in the cache hit ratio. This paper proposes the design of a
code decompressor engine for our dictionary-based method, embedding
it into the Leon (SPARC V8) processor. Our design guarantees that
the processor cycle-time is maintained and the decompression is
performed on-the-fly. We have achieved a functional implementation
on a FPGA, with compression ratios ranging from 72% to 88%,
performance improvement as high as 45\% and a reduction on energy
consumption reaching 35%, validated through two real-world
benchmarks suites: MediaBench and MiBench. We also explore some
trade-offs between compression ratio and performance},
keywords={Leon processor;MediaBench;MiBench;SPARC V8 processor;SPARC
processor; cache hit ratio; code compression; code decompressor engine
design; code size reduction; dictionary-based method; embedded
system; field programmable gate arrays; memory structure; processor
cycle-time; data compression; embedded systems; field programmable gate
arrays; logic design; microprocessor chips; },
doi={10.1109/SBCCI.2005.4286841},
ISSN=\{\},\}
```